DC-link Ripple Reduction in a DPWM-Based Two-Level VSI

Anatolii Tcai 1, Ibrahim Mohd Alsofyani 2, In-Yong Seo 3 and Kyo-Beum Lee 2,*

1 Chair of Power Electronics, Christian-Albrechts-Universität zu Kiel, 2, Kaiserstr, 24143 Kiel, Germany; ta@tf.uni-kiel.de
2 Department of Electrical and Computer Engineering, Ajou University, 206, World cup-ro, Yeongtong-gu Suwon 16499, Korea; alsofyani@ajou.ac.kr
3 KEPCO Research Institute (KEPRI), 55, Jeollyeok-ro, Naju-si, Jeollanam-do 58322, Korea; inyong.seo@kepco.co.kr
* Correspondence: kyl@ajou.ac.kr; Tel.: +82-31-219-2376

Received: 2 October 2018; Accepted: 28 October 2018; Published: 1 November 2018

Abstract: This paper proposes a new method to reduce the ripple current of the DC-link capacitor in a two-level voltage source inverter (VSI), with a discontinuous pulse-width modulation (DPWM). In real applications, a capacitor block is very bulky, due to the parallel connection of several capacitors that share the value of the ripple current. Hence, it contributes significantly to the volume and weight of the whole system. Conventional DPWM is used to minimize the amount of switching for the power transistors, therefore, reducing stress and power loss. This leads to increased efficiency and reliability of the system. Nevertheless, the reduction of the DC link ripple current is still not optimal. Therefore, the proposed method introduces a PWM phase-shift technique to provide further reduction of the DC-link ripple current in a DPWM-based VSI. The efficacy of the proposed method is confirmed by simulation and experimental results.

Keywords: dc-link; ripple; capacitor; voltage source inverter

1. Introduction

The reliability of electronic power converters is a very important feature in industrial applications. Nevertheless, conversion systems used in industry are subject to different stress types, including temperature variation, vibration, radiation and humidity [1–6]. The capacitor is the weakest component in power converters and is responsible for approximately 30% of failures during power conversion [7].

Generally, there are various types of power converters that exert voltage vectors into the load application, such as single voltage source inverters (S-VSI) [8,9], two-level voltage source inverters (2L-VSI), multilevel inverters (MLIs) [10,11], and matrix converters (MCs) [12–14]. Among them, the 2L-VSI, shown in Figure 1, is the most common topology used in industry [15]. The DC-link capacitor is a vital component in this topology as it compensates for the power difference between the input and the output. It also maintains the DC voltage around a necessary level. However, due to the high-frequency ripple current flowing through the DC-link, the capacitor endures constant stress, resulting in a decreased life-span. To overcome this issue, several capacitors in real applications are paralleled, allowing them to share the ripple current and decrease the stress on each component. As a result, the volume of the whole system is influenced mainly by the bulky DC-link capacitor block.
Figure 1. Grid-tied two-level voltage source inverter (VSI).

The power transistors are also vulnerable parts of power converters. Switching over the intervals with high current rates causes the power loss of each transistor. Selection of a modulation strategy to synthesize output voltages relies on switching losses, ease of numerical implementation, desired linearity, and modulation range. There are two common carrier types: Continuous based modulation (CPWM), such as sine pulse-width modulation (SPWM) and space vector pulse-width modulation (SVPWM) and discontinuous based modulation, namely discontinuous pulse-width modulation (DPWM).

Among these two types, the DPWM has higher capability of diminishing the stress on transistors and minimizing power loss. Moreover, the DPWM is advantageous regarding improved system efficiency [16]. For conventional DPWM schemes [17–20] power loss is reduced by 33%.

The main idea of the DPWM is to stop operating each power transistor sequentially during a certain amount of time, usually equal to 60 electrical degrees or 1/3 of the fundamental period, to reduce the stress on the power transistors. Moreover, implementing the DPWM into different systems can also solve other problems common for power electronics. In References [21,22], novel DPWM methods were respectively used for the neutral-point voltage control of the Neutral-Point Clamped (NPC) converter and the Vienna-rectifier. Additionally, some DPWM methods can be used to reduce the common-mode voltage (CMV) of power converters [23]. However, the aforementioned methods do not minimize the stress on DC-link capacitors. A system with reduced power loss of the switches and minimized DC-link ripple would result in increased stability and reliability.

There have been several studies done to reduce the ripple current of the DC-link capacitor in systems using DPWM. Several works [24–26] found a novel DPWM algorithm for the back-to-back converter. In addition, Zhang et al. [27] introduced the carrier interleaving method between two paralleled VSIs. Moreover, in [28] an optimal switching pattern was proposed for the T-type MLI with the CPWM. Despite the outstanding performance of these methods, they can only be used in particular configurations utilizing a few converters and thus, cannot be applied to a single 2L-VSI.

This paper proposes a PWM phase-shift method to reduce the DC-link ripple current in a single two-level VSI with the conventional carrier-based DPWM. The efficacy of the proposed technique is verified via simulations and experiments.

The paper is organized as follows: The lifetime model of the DC-link capacitor is presented in Section 2. Section 3 concentrates on the discussion of the conventional DPWM, whereas Section 4 provides the details on the proposed method. Simulation and experimental results are given in Sections 5 and 6, respectively. Conclusions are drawn in Section 7.

2. DC-Link Capacitor Lifetime

The lifetime is one of the most important parameters for DC-link capacitors. It depends on factors such as temperature, humidity, and vibration. [2–5]. The lifetime model of an electrolytic capacitor, used in this paper, is shown in Equation (1):

\[
L = L_{nom} \cdot \left( \frac{V_{app}}{V_{nom}} \right)^n \cdot 2^{\frac{(T_{nom} - T_{cor})}{m}}
\]  

(1)
where $L_{\text{nom}}$, $V_{\text{nom}}$, and $T_{\text{nom}}$ are the nominal values of the lifetime, voltage, and temperature, respectively. $V_{\text{app}}$ is the applied voltage and $T_{\text{cor}}$ is the core temperature of the capacitor. $n$ is a voltage stress coefficient.

In 2L-VSI, the voltage is maintained around a certain level and its fluctuations are relatively small, the lifetime is mainly determined by the core temperature:

$$T_{\text{cor}} = T_{\text{amb}} + \Delta T = T_{\text{amb}} + P_d R_{\text{th}}$$  \hspace{1cm} (2)

where $T_a$ is the ambient temperature, $R_{\text{th}}$ is the case-ambient resistance of the capacitor, $P_d$ is the power dissipation or the thermal loss, caused by the ESR of the capacitor and estimated as follows:

$$P_d = R_{\text{ESR}} \cdot I_{\text{RMS}}^2$$  \hspace{1cm} (3)

where $I_{\text{RMS}}$ is the RMS value of the ripple current, flowing through the capacitor.

Obviously, the lifetime of the capacitor is influenced by the ripple current, which results in power loss and temperature rise of $\Delta T$. Therefore, the lifetime of the capacitor can be increased by reducing the ripple current flowing through it.

3. Conventional DPWM

To operate the VSI, there are two commonly used carrier-based methods, the CPWM and the DPWM. The former is advantageous in terms of implementation simplicity and stable AC-current quality, despite the change of the modulation index (MI). However, when the current of each phase reaches the maximum value, the power loss of the corresponding power switch is drastically increased. The DPWM allows one to diminish the power loss by stopping the operation of the power switches during the intervals with the maximum current. At that moment, the AC-current is modulated by the other two phases. Although there are several different DPWM methods, the conventional $60^\circ$ DPWM is the most commonly used for the systems with the unity power factor.

The offset signal and the reference voltages of all three phases for the $60^\circ$ DPWM are given in Figure 2. The reference voltages are obtained by adding the offset voltage ($V_{\text{offset}}$) to the sine signal. As can be seen from the figure, each phase is sequentially attached to the DC-bus at the moment when its instantaneous value is close to peak magnitude. The duty cycle of the clamped phase always 1 or 0, and therefore, the switches of the appropriate leg are contrarily locked ON or OFF.

Therefore, the pole reference voltages to be applied to the VSI are described by:

$$V_{an}^* = V_{as}^* + V_{\text{offset}}$$
$$V_{bn}^* = V_{bs}^* + V_{\text{offset}}$$
$$V_{cn}^* = V_{cs}^* + V_{\text{offset}}$$  \hspace{1cm} (4)

where $V_{an}^*$, $V_{bn}^*$ and $V_{cn}^*$ are the instant pole reference voltages to be applied to the VSI, whereas $V_{as}^*$, $V_{bs}^*$ and $V_{cs}^*$ are the instant reference voltages of each phase, respectively. $V_{\text{offset}}$ is the instant offset voltage used in the DPWM.

To obtain the offset voltage necessary for the DPWM, it is assumed that the pole reference voltages do not exceed $V_{\text{dc}}/2$ as in:

$$-\frac{V_{\text{dc}}}{2} < V_{an}^* < \frac{V_{\text{dc}}}{2}$$
$$-\frac{V_{\text{dc}}}{2} < V_{bn}^* < \frac{V_{\text{dc}}}{2}$$
$$-\frac{V_{\text{dc}}}{2} < V_{cn}^* < \frac{V_{\text{dc}}}{2}$$  \hspace{1cm} (5)
Figure 2. AC-currents, offset voltage, reference voltages, and pole reference voltages of the conventional 60° discontinuous pulse-width modulation (DPWM).

Therefore, with this degree of freedom, the offset voltage is estimated:

\[ -\frac{V_{dc}}{2} - V_{min} < V_{\text{offset}} < \frac{V_{dc}}{2} - V_{max} \]  

(6)

where \( V_{max} \) and \( V_{min} \) are respectively the maximum and the minimum values among the phase reference voltages.

Then, the direction of the extremum phase is estimated as the sum of \( V_{max} \) and \( V_{min} \), the offset voltage is calculated as follows [10]:

\[
\begin{align*}
V_{\text{offset}} &= \frac{V_{dc}}{2} - V_{max}, & (V_{max} + V_{min} > 0) \\
V_{\text{offset}} &= -\frac{V_{dc}}{2} - V_{min}, & (V_{max} + V_{min} < 0)
\end{align*}
\]  

(7)

Evidently, the pole reference voltages of each phase are obtained by changing the zero-sequence component, which is usually referred to as an offset voltage. As one of the phase references is being clamped to either bus of the DC-link, the power switches of the corresponsive leg do not operate and therefore there is no switching losses. Obviously, it is preferred that each phase is clamped when the maximum current passes through it.

4. Proposed DPWM

As previously mentioned, in the DPWM the pole reference voltage of the phase with the maximum amplitude is attached to the DC-bus and the corresponding power transistor is locked either ON or OFF. The DC-link ripple according to the switching pattern is shown in Figure 3a. The A-phase is
clamped to the negative DC-bus and the switching function of the corresponding power switch is equal to 0. Since the switching frequency is much higher than the fundamental frequency of the VSI, the pole reference voltages are assumed to be constant values.

As can be observed from the figure, the instantaneous value of the DC-link current is determined by the superposition of the phase currents \( i_a, i_b, i_c \) and the dc source current \( i_{dc1} \):

\[
i_{dc} = S_a \cdot i_a + S_b \cdot i_b + S_c \cdot i_c - i_{dc1}
\]  

(8)

where \( S_a, S_b, \) and \( S_c \) are the switching functions of the corresponding phases, defined as:

\[
S_i = \begin{cases} 
1, & \text{(if top switch is turned ON)} \\
0, & \text{(if bottom switch is turned ON)} 
\end{cases}
\]  

(9)

where \( i \) represents one of the phases \( a, b \) or \( c \). Thus, according to Equation (5), the DC-link current is the product of three switching functions and three corresponding AC-currents.
In a conventional DPWM method with a single PWM, shown in Figure 3a, the instantaneous value of the DC-link ripple current is described as:

\[ i_{dc} = |i_a| - i_{dc1}, \quad (T_1) \]
\[ i_{dc} = |i_c| - i_{dc1}, \quad (T_2) \]
\[ i_{dc} = -i_{dc1}, \quad (T_3) \] (10)

Obviously, with a switching function equal to 0, the corresponding current does not affect the DC-link current. Moreover, the maximum value of the ripple current is reached when all the switching functions are equal, \( S_a = S_b = S_c \), and the DC-link current is determined by the load current \( (i_{dc1}) \) only. The root-mean-square (RMS) value of the DC-link current is evaluated as:

\[ I_{dc,rms}^2 = \frac{1}{T_s} \int_0^{T_s} i_{dc}^2 dt \] (11)

Considering the instant position of each phase, the time intervals \( T_1, T_2 \) and \( T_3 \) are estimated as:

\[ T_1 = \frac{1}{2} \left( 1 - 2 \cdot \frac{V_b}{V_{dc}} \right) \]
\[ T_2 = \frac{1}{2} \left( \frac{V_b - V_a}{V_{dc}} \right) \]
\[ T_3 = \frac{1}{2} \left( 1 + 2 \cdot \frac{V_a}{V_{dc}} \right) \] (12)

where \( V_a, V_b, V_c \) are the pole reference voltages of the corresponding phases and \( V_{dc} \) is the DC-link voltage. These components are represented as:

\[ V_a = M \cdot \sin(\omega t) + V_{offset} \]
\[ V_b = M \cdot \sin(\omega t - \frac{2\pi}{3}) + V_{offset} \]
\[ V_c = M \cdot \sin(\omega t + \frac{2\pi}{3}) + V_{offset} \] (13)

Then, the RMS of the DC-link current is evaluated as:

\[ I_{dc,RMS} = 2 \cdot \sqrt{T_1 \cdot (|i_a| - i_{dc1})^2 + T_2 \cdot (|i_c| - i_{dc1})^2 + T_3 \cdot (-i_{dc1})^2} \] (14)

From Figure 3a and Equation (14), it can be clearly seen that the DC source current \( (i_{dc1}) \) contributes to the most RMS value of the DC-link current. This issue can be solved if the switching functions of the three phases are not equal during \( T_3 \). From Figure 3b, it is evident that this condition can be achieved by introducing a phase-shift between two non-clamped phase references. Thus, the \( i_{dc1} \) component can be removed from the RMS of the DC-link current, as illustrated in Figure 3b. Then, the instantaneous values of the DC-link are:

\[ i_{dc} = |i_b| - i_{dc1}, \quad (T_1) \]
\[ i_{dc} = |i_a| - i_{dc1}, \quad (T_2) \]
\[ i_{dc} = |i_c| - i_{dc1}, \quad (T_3) \] (15)

the DC-link RMS is calculated as:

\[ I_{dc,RMS} = 2 \cdot \sqrt{T_1 \cdot (|i_b| - i_{dc1})^2 + T_2 \cdot (|i_a| - i_{dc1})^2 + T_3 \cdot (|i_c| - i_{dc1})^2} \] (16)

Obviously, for all the time intervals \( T_1, T_2 \) and \( T_3 \), the \( i_{dc1} \) component, which contributes the most to the DC-link current RMS, is subtracted from the phase currents. Therefore, the RMS is decreased by a simple phase shift between the non-clamped phases.

Hence, for the proposed method, there is always a 180° phase-shift between two active phases, e.g., when \( A \)-phase is being clamped to any of the DC-link buses, there is no PWM switching for
the corresponding leg of the VSI, however, the phases B and C should have a 180° phase-shift between the PWM carriers.

In the VSI, the sudden change of a PWM carrier phase can cause disturbances to the AC-current quality. However, in a DPWM-based VSI, the phase-shift of a carrier can be fulfilled when there is no actual switching. In other words, when the corresponding phase is being clamped. As is evident from Figure 2, the state of the clamped phases of the VSI is always in the same order. The next clamped phase after the phase A is phase C, then phase B followed by the phase A again. Thus, when the A phase of the VSI is being clamped, the initial phase of the corresponding PWM carrier should be different from the initial phase of the PWM carrier for the B phase. When $\phi_{pwm,A} = \phi_{pwm,B}$, it means there is no phase-shift between phases A and B. The flowchart of the proposed method is given in Figure 4. $\phi_{pwm}$ indicates the initial phase-shift angle of the corresponding phase.

5. Simulation Results

To confirm the validity of the proposed method, a simulation has been conducted via the MATLAB/SIMULINK environment using the PLECS toolbox. The circuit used for the simulation is the same as that given in Figure 1. The simulation parameters are given in Table 1.
Table 1. Simulation Parameters.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Grid Voltage</td>
<td>220</td>
<td>V_{RMS}</td>
</tr>
<tr>
<td>Grid Frequency</td>
<td>60</td>
<td>Hz</td>
</tr>
<tr>
<td>Grid Inductance</td>
<td>2</td>
<td>mH</td>
</tr>
<tr>
<td>DC-link Voltage</td>
<td>600</td>
<td>V</td>
</tr>
<tr>
<td>DC-link Capacitance</td>
<td>2.2</td>
<td>mF</td>
</tr>
</tbody>
</table>

Figure 5 illustrates the simulation results for the conventional CPWM method. The RMS of the DC-link ripple current is 10.2 A, the AC-current Total Harmonic Disturbance (THD) is 2.3% and the CMV is the highest compared to the other methods. The conventional DPWM method, given in Figure 6, has the same profile of the DC-link current, but with better performance of the CMV. Obviously, when the proposed method is applied as shown in Figure 7, the RMS value of the DC-link ripple current is decreased to 7.4 A, which is approximately 30% of the conventional method. The DC-link current reaches the load current gradually, as one of the non-clamped reference voltages reaches its maximum value. Moreover, with the proposed method, the CMV is also significantly improved as can be observed from Figure 7. However, there is a drawback as the AC-current THD is increased from 2.9% of the conventional DPWM method to 3.7% of the proposed method. According to the IEEE standard 519-2014, the THD limit for systems with bus voltage less than 1 kV is 8%, thus, the proposed method can be applied in well-designed systems without exceeding the maximum THD [29].
For the efficiency estimation, the switching losses ($P_{Q,sw}$) for all the methods are calculated as:

$$P_{Q,sw} = f_{sw} \cdot (E_{ON} + E_{OFF})$$  \hspace{1cm} (17)
where $f_{sw}$ is the switching frequency, $E_{ON}$ is a turn-on energy loss and $E_{OFF}$ is turn-on energy loss. The switching losses of the diode ($P_{D,sw}$) are estimated considering the reverse-recovery energy loss $E_{rr}$:

$$P_{D,sw} = f_{sw} \cdot E_{rr}$$  \hspace{1cm} (18)

Figure 8 provides the switching losses comparison between the CPWM, DPWM and the proposed DPWM methods. The IGBT data used for the switching losses analysis was taken from the datasheet of the SK75MLI066T module and used in the experimental setup. $E_{ON} = 1.7 \text{ mJ/pulse}$, $E_{OFF} = 2.8 \text{ mJ/pulse}$ and $E_{rr} = 1.1 \text{ mJ/pulse}$.

**Figure 8.** Switching losses of the CPWM, DPWM and the proposed method at junction temperatures 25 and 125 °C.

The switching losses were evaluated for two different junction temperatures, 25 and 125 °C. From the figure, it is evident that the proposed method has identical performance with the conventional DPWM in terms of the switching losses. The switching losses of the two discontinuous methods were lower than those of the CPWM.

The frequency spectrum (FFT) of the DC-link ripple current and the CMV for the conventional and the proposed methods are shown in Figure 9. As can be noticed, the amplitudes of the 1st and the 3rd harmonic components of the DC-link were reduced with the proposed method and the dominant 1st order harmonic was significantly diminished when the proposed method applied. Moreover, the 1st order harmonic of the CMV was also considerably reduced compared to that of the conventional method.
Further simulations were implemented to estimate the behavior of the proposed method for different conditions depending on the power factor (PF) and the modulation index (MI). As can be seen from Figure 10a, the proposed method deteriorated the THD of the AC-current in the whole range of the MI and the PF. However, with the higher values of the MI, the difference in the THD between the proposed and the conventional methods decreased. Moreover, it is obvious from Figure 10b that the DC-link ripple current can be reduced in a wide range of the PF and the MI. Nonetheless, the trade-off of the DC-link current reduction and the AC-current THD can be achieved at high MI with the PF close to unity.
6. Experimental Results

The experiment has been conducted to evaluate the performance of the proposed method. The experimental setup is given in Figure 11. The experimental circuit was identical to that given in Figure 1. A utility grid with the frequency 60 Hz and line-to-line voltage 110 V with the impedance 0.1 Ω was connected to the VSI through a 930 mH L-filter. The DC-link voltage was set to 300 V. To verify the THD of the AC-current, the power analyzer GT3000 by Yokogawa (Tokyo, Japan) was used.
Figures 12–14 show the experimental results of the conventional method and the proposed method. As can be seen from Figure 12a,b, the profile of the DC-link ripple current RMS was reduced and the RMS value was decreased from 6.41 A in the conventional method, to 5.2 A in the proposed method. Moreover, as it is evident from the figures, the AC-current THD was slightly deteriorated by less than 1%. Furthermore, the proposed method was superior in terms of the CMV, as can be observed from Figure 13a,b. Finally, the FFT of the DC-link ripple current is shown in Figure 14a for the conventional method and Figure 14b for the proposed method. Obviously, the 1st harmonic component was greatly reduced with the proposed algorithm compared to that of the conventional method.

![Experimental setup](image)

**Figure 11.** Experimental setup.

**Figure 12.** Experimental results for ac-currents and the DC-link ripple current: (a) The conventional method and (b) the proposed method.
Figure 13. Experimental results for common mode voltage: (a) The conventional method and (b) the proposed method.

Figure 14. Experimental results for the DC-link ripple current FFT: (a) The conventional method and (b) the proposed method.
7. Conclusions

This paper proposes a DC-link ripple current reduction method for a DPWM-based 2L-VSI. The proposed algorithm was implemented by changing the phase-shift angle between the PWM carriers of phase legs of the VSI. The performance of the proposed method was verified via simulation and experimental results. The ripple current of the DC-link capacitor was reduced by 30% and the amplitude of the first order harmonic component was considerably reduced. Moreover, the CMV of the inverter was significantly diminished after the implementation of the proposed method. The highest performance could be achieved at higher MI with the PF close to the unity. The drawback of the proposed method is that the THD of the AC current is distorted, however in well-designed systems the THD of the proposed method can still satisfy grid-requirements.


Funding: This research was funded in part by “Human Resources Program in Energy Technology” of Korea Institute of Energy Technology Evaluation and Planning (KETEP), granted financial resource from the Ministry of Trade, Industry & Energy, Republic of Korea. (No. 20174030201660) and in part by KEPCO Research Institute under the project “Design of analysis model and optimal voltage for MVDC distribution system (R17DA10”).

Conflicts of Interest: The authors declare no conflict of interest.

References


© 2018 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/).