Low-Cost, Low-Power FPGA Implementation of ED25519 and CURVE25519 Point Multiplication

Mohamad Ali Mehrabi 1,*, and Christophe Doche 2

1 Department of computing, Macquarie University, Sydney 2109, Australia
2 Optus Macquarie University Cyber Security Hub, Sydney 2109, Australia; christophe.doche@mq.edu.au
* Correspondence: mohamadali.mehrabi@mq.edu.au

Received: 13 August 2019; Accepted: 9 September 2019; Published: 14 September 2019

Abstract: Twisted Edwards curves have been at the center of attention since their introduction by Bernstein et al. in 2007. The curve ED25519, used for Edwards-curve Digital Signature Algorithm (EdDSA), provides faster digital signatures than existing schemes without sacrificing security. The CURVE25519 is a Montgomery curve that is closely related to ED25519. It provides a simple, constant time, and fast point multiplication, which is used by the key exchange protocol X25519. Software implementations of EdDSA and X25519 are used in many web-based PC and Mobile applications. In this paper, we introduce a low-power, low-area FPGA implementation of the ED25519 and CURVE25519 scalar multiplication that is particularly relevant for Internet of Things (IoT) applications. The efficiency of the arithmetic modulo the prime number $2^{255} - 19$, in particular the modular reduction and modular multiplication, are key to the efficiency of both EdDSA and X25519. To reduce the complexity of the hardware implementation, we propose a high-radix interleaved modular multiplication algorithm. One benefit of this architecture is to avoid the use of large-integer multipliers relying on FPGA DSP modules.

Keywords: interleaved modular reduction; elliptic curve cryptography (ECC); twisted Edwards curves; Montgomery curve; Montgomery ladder algorithm; Edwards-curve Digital Signature Algorithm (EdDSA); ED25519; CURVE25519; X25519

1. Introduction

Based on Euler and Gauss works, Edwards introduced a normal form of elliptic curves in 2007 [1]. He generalized the curve as:

$$y^2 + x^2 = a^2(1 + x^2 y^2)$$

over the field $K$, where $a \in K$, such that $a^5 \neq a$.

As Edwards stated in his paper, every curve of the form given in (1) is birationally equivalent to an elliptic curve in Weierstrass form. Bernstein et al. [2] generalized Edwards’ original curves. For a fixed field $K$ of odd characteristic and arbitrary integers $c, d \in K$ such that $cd(1 - dc^4) \neq 0$, they introduced the curves:

$$y^2 + x^2 = c^2(1 + dx^2 y^2).$$

This definition covers “more than 1/4 of all isomorphism classes of elliptic curves over a finite field”. They showed that every elliptic curve over a non-binary field is birationally equivalent to a curve in Edwards form over an extension of the field and in many cases over the original field [2]. In [3], Bernstein et al. introduced a generalization of Edwards curves named twisted Edwards curves. These include more curves, including Edwards curves and every elliptic curve in Montgomery form [4]. As explained in [3], the curve name comes from the fact that the set of twisted Edwards curves is invariant under quadratic twists while a quadratic twist of an Edwards curve is not necessarily
an Edwards curve. A quadratic twist of a curve is an isomorphic curve over a field extension of
degree two.

For a field \( K \) of odd characteristic, and nonzero elements \( a, d \in K \), the twisted Edwards curve
\( E_{T,a,d}(K) \) is defined as:
\[
E_{T,a,d}(K) : ax^2 + y^2 = 1 + dx^2y^2. \tag{3}
\]

If \( a = 1 \), then \( E_{T,a,d} \) is an Edwards curve with \( c = 1 \). Moreover, \( E_{T,a,d} \) is a quadratic twist of the
Edwards curve \( E_{O,1,d/a} \) with the map: \((x, y) \rightarrow (x, y) = (\frac{x}{\sqrt{a}}, y) \) over the field extension \( K(\sqrt{a}) \):
\[
x^2 + y^2 = 1 + (d/a)x^2y^2 \tag{4}
\]

Twisted Edwards curves and Montgomery curves are closely related. As shown in [3], every
twisted Edwards curve \( E_{T,a,d} \) on the Field \( K \) with \( \text{char}(K) \neq 2 \), is birationally equivalent to a
Montgomery curve \( E_{M,A,B} : Bv^2 = u^3 + Au^2 + u \) using the map:
\[
(x, y) \rightarrow (u, v) = \left( \frac{1 + y}{1 - y}, \frac{1 + y}{1 - y}x \right) \tag{5}
\]

where \( A = \frac{2(a + d)}{(a - d)} \), and \( B = \frac{4}{(a - d)} \).

If \( a \) is a square in \( K \), then these curves are isomorphic over \( K \) itself. From the operation counts of
the point arithmetic given in [5], it is easy to see that twisted Edwards curves outperform curves in
Weierstrass form in terms of speed (despite the binary form of Edwards curve that is a bit slower than
its Weierstrass counterpart [6]). However twisted Edwards curves are appealing for another reason.
Their group laws are unified and complete; that leads to safer implementations against certain types of
attacks [3].

The Edwards-curve Digital Signature Algorithm (EdDSA) is the most significant application
of twisted Edwards curves. The ED25519 is a twisted Edwards curve used for EdDSA, where its
parameters are defined as [7]:
\[
a = -1, \quad d = \frac{-121666}{121666}, \quad p = 2^{255} - 19.
\]

The corresponding Montgomery curve of ED25519 is CURVE25519 that is defined as [8]:
\[
y^2 = x^3 + 486662x^2 + x \tag{6}
\]

Point multiplication is fast and efficient on Montgomery curves. It efficiently uses differential
point addition and point doubling [5] and uniform Montgomery ladder algorithm to perform a point
multiplication [9]. The uniform Montgomery ladder algorithm is performed in constant time that
makes its implementations robust to timing attacks. The CURVE25519 has been used in many software
implementations since its introduction by Bernstein in 2006 [8]. It has also become a promising
candidate for Internet of Things (IoT) applications due to its 128-bit security level and efficient
arithmetic. Recently, a number of hardware implementations have been introduced [10–13] with a
focus on IoT applications. All these works use FPGA DSP slices to implement modular multipliers.
High-performance cryptographic processors that can be implemented on low-cost FPGAs or ASICs
are in demand for mobile applications such as the Internet of Things (IoT) and Intelligent Transport
Systems (ITS) [14]. Low-cost FPGAs (including anti-fused-based FPGAs) are namely restricted in
the number of hardware resources. A portable low-power design that uses minimum hardware
resources without losing its performance is then the most appealing. In the following, we propose
an area-efficient, low-power hardware implementation of the CURVE25519 and ED25519 on FPGA.
Our design is not using multipliers and DSP units of FPGA resources. We introduce a high speed interleaved modular multiplier tailored for this application. Section 2 provides a background on Elliptic Curve Discrete Logarithm Problem (ECDLP) and the arithmetic of curves ED25519 and CURVE25519, used in this work. Section 3 introduces hardware design of the point multiplication core and Section 4 shows implementation results and comparisons with previous work.

2. Background

Like any elliptic curve cryptosystem, the security of ED25519 and CURVE25519 is based on the elliptic curve discrete logarithm problem (ECDLP). Let \( E \) be an elliptic curve defined over the prime field \( \mathbb{F}_p \) and let the group of rational points on the curve \( E \) denoted by \( E(\mathbb{F}_p) \). Now, consider a point \( P \in E(\mathbb{F}_p) \) of order \( n \) and the cyclic subgroup of \( E(\mathbb{F}_p) \) generated by point \( P \), i.e., \( \langle P \rangle = \{ O, P, 2P, \ldots, (n-1)P \} \). Take a random integer \( k \in [1, n-1] \) and let \( Q = k \cdot P \). The point \( Q \) is defined by adding point \( P \) to itself \( k-1 \) times.

\[
Q = k \cdot P = P + P + \cdots + P \quad \text{for} \quad k \text{ times}.
\]

Given the domain parameters and \( Q \), the problem of determining the integer \( k \) is called ECDLP \[15\]. The point \( Q \) can be easily computed with a given \( k \) using the one-way function \( Q = k \cdot P \) (called elliptic curve point multiplication or scalar multiplication). However, it is computationally difficult to calculate \( k \) from known points \( Q \) and \( P \).

Optimized explicit point addition and point doubling formulae for twisted Edwards curves and Montgomery curves are presented in \[5\]. Projective coordinates are used in this work. The input \( Z \)-coordinate for the point \( P \) is set to \( Z = 1 \). So, transformation from affine to projective coordinates can be done at no cost.

\[
P(x, y) \rightarrow P(X, Y, Z),
\]

\[
x = \frac{X}{Z}, y = \frac{Y}{Z},
\]

\[
P(x, y) \rightarrow P(x, y, 1)
\]

We did minor modifications in the Elliptic Curve Point Doubling (ECPD) formulae (9) and Elliptic Curve Point Addition (ECPA) (10) to minimize the number of holding registers and optimize hardware implementation. Data flow diagram of ECPD and ECPA are shown in Figures 1 and 2, respectively. At each level one modular multiplication is performed. Modular addition and/or modular subtraction is performed in parallel with modular multiplication whenever possible.

\[
A = 2 \cdot Z_1^2, \quad B = X_1 + Y_1
\]

\[
C = X_1^2, \quad D = Y_1^2
\]

\[
E = p - (C + D), \quad F = (C - D)
\]

\[
J = F - A, \quad K = B^2 + E
\]

\[
X_2 = J \cdot K, \quad Y_2 = F \cdot E, \quad Z_2 = F \cdot J
\]
\[ B = Z_2^2 \quad \quad C = X_1 \cdot X_2 \]
\[ D = Y_1 \cdot Y_2 \quad \quad E = d \cdot C \cdot D \]
\[ F = B - E \quad \quad G = B + E \]
\[ H = (X_1 + Y_1) \cdot (X_2 + Y_2) \quad I = H - (C + D) \]
\[ J = F \cdot Z_2 \quad \quad K = G \cdot Z_2 \]
\[ X_3 = J \cdot I \]
\[ Y_3 = K \cdot (C + D) \]
\[ Z_3 = F \cdot G \]

Figure 1. ED25519 Point doubling flow diagram.
Point multiplication on the Montgomery curve CURVE25519 can be done by using efficient uniform differential point addition and doubling for $X$ and $Z$ in projective coordinates. This allows low latency, low-power hardware implementations. Explicit formulae can be found in [5]. We have rearranged these formulae as in (11) for hardware optimized implementation. Similar to ED25519, at every level one modular multiplication in parallel to possible modular addition and/or modular subtraction is performed. Data flow diagram of differential point addition and doubling on CURVE25519 is shown in Figure 3.
Figure 3. CURVE25519 differential point addition and point doubling flow diagram.

The legend of Figures 1–3 is given separately in Figure 4.

Figure 4. Legend for Figures 1–3.
3. Hardware Design

3.1. Interleaved Modular Multiplication Algorithm

Modular multiplication is a basic operation of crucial importance in elliptic curve cryptography. The interleaved modular multiplication algorithm, unlike other modular multiplication methods, does not employ actual multipliers. The basic interleaved modular multiplication algorithm [16] is shown in Algorithm 1. The idea of this algorithm is to interleave the accumulation steps of the multiplication with the steps of a division operation. An operand is multiplied by a bit of the other operand in a loop and followed by a division by the modulus to control the size of the intermediate values. A multiple of the modulus is then subtracted from the value of the accumulator and a new partial product is added. It is essential to start with the most significant bit to avoid gradually increasing digits when adding the shifted version of the multiplicand. Direct implementation of this algorithm is not efficient due to the carry propagation delay of the long bit adder and the sequential steps that add delay to the circuit and increase the clock period. Bunimov et al. [17] proposed an architecture to solve these problems. A carry save adder (CSA) is used to eliminate carry propagation delay.

\begin{align*}
A &= X_2 + Z_2 \\
B &= X_2 - Z_2 \\
AA &= A^2 \\
BB &= B^2 \\
C &= X_3 + Z_3 \\
D &= X_3 - Z_3 \\
E &= AA - BB \\
F &= 121665 \cdot E \\
DA &= D \cdot A \\
CB &= C \cdot B \\
G &= DA + CB \\
H &= DA - CB \\
X_2 &= AA \cdot BB \\
Z_2 &= E \cdot (BB - F) \\
X_3 &= G^2 \\
Z_3 &= H^2 \cdot X_1
\end{align*}

Instead of comparing with the modulus, they compared intermediate values with \(2^n\) and precomputed and saved the difference in a look-up table. This precomputed difference is added to the intermediate value at the next iteration. Figure 5 shows their proposed hardware architecture. To reduce the number of cycles the High-Radix technique has been proposed [18–21].

**Algorithm 1:** Basic interleaved modular multiplication algorithm [16]

```
input : X, Y, p
output: X \cdot Y \mod p
1 n = \lceil \log_2 p \rceil;
2 Z \leftarrow 0;
3 for i = n - 1 to 0 do
4    Z \leftarrow 2Z;
5    I \leftarrow x_i \cdot Y;
6    Z \leftarrow Z + I;
7    if (Z \geq p) then
8        Z \leftarrow Z - p;
9    if (Z \geq p) then
10       Z \leftarrow Z - p;
11 return Z
```
Algorithm 2 presents our proposed radix-8 interleaved modular multiplier. The values \{2Y \mod p, \ldots, 7Y \mod p\} are precomputed before the start of shift cycles and stored in a look-up table (LUT1). To complete the for loop in the algorithm, 85 clock cycles are required. Three bits of the multiplicand X are read at every clock cycle and decide the output of LUT1. At the end of the loop, the accumulator value is not greater than 12p. The algorithm is proofed with 10,000 random 255-bit integers using MAPLE. The MAPLE implementation of Algorithm 2 is suggested in Appendix A. The hardware implementation is very efficient. Figure 6 depicts the hardware implementation of the proposed Radix-8 algorithm 2. The loop logic has maximum net and logic delay of 1.8 ns. So maximum clock frequency of 550 MHz is achievable. The weakness of this algorithm is the latency of calculating LUT1 for every new run. However, taking this latency into account, the overall improvement is notable compared to similar works. The first ten clock cycles are treated as waiting cycles to complete LUT1 table. The modular multiplication is then completed in 95 clock cycles. In case of using 550 MHz clock frequency, that is equivalent to 172.7 ns. A reducer logic is used to output a complete modulo reduction at the end of last clock cycle that costs one comparison and one subtraction and imposes 7.2 ns delay to output. So, the complete reduction latency is 180 ns.

In this architecture, the high-frequency logic is very small (900 FPGA LUTs or 22% of total area), hence the dynamic power consumption is very low. Table 1 compares our design performance with some similar works in the literature. It must be noted that the circuit area/latency reported in [19,21] are related to partial reduction and the final reduction logic is not taken into account. We estimated the power consumption of the designs presented in [19,21] with Xilinx power estimator tool. These estimates are based on the reported used FPGA resources, clock frequency, average signal toggle rate, and default average fan-out.
Table 1. Comparing our Radix-8 256-bit interleaved modular multiplication design performance with other works.

<table>
<thead>
<tr>
<th>Design</th>
<th>Platform</th>
<th>Area Slices</th>
<th>Latency @Clk Freq ns @ MHz</th>
<th>Clock Cycles</th>
<th>Power (Static/Dynamic) mW</th>
</tr>
</thead>
<tbody>
<tr>
<td>Ours</td>
<td>VIRTEX 7</td>
<td>983</td>
<td>180 @ 550</td>
<td>95</td>
<td>178/57</td>
</tr>
<tr>
<td>Ours</td>
<td>ZYNQ7000</td>
<td>983</td>
<td>180 @ 550</td>
<td>95</td>
<td>101/51</td>
</tr>
<tr>
<td>[21]</td>
<td>VIRTEX 5</td>
<td>1042</td>
<td>303 @ 422</td>
<td>128</td>
<td>1808/503</td>
</tr>
<tr>
<td>[19]</td>
<td>EIMM VIRTEX 4</td>
<td>2559</td>
<td>1171.66 @ 437.12</td>
<td>512</td>
<td>1828/728</td>
</tr>
<tr>
<td>[20]</td>
<td>R4 MIM VIRTEX 6</td>
<td>4630</td>
<td>1487 @ 86.6</td>
<td>129</td>
<td>1990/419</td>
</tr>
<tr>
<td>[20]</td>
<td>R8 MIM VIRTEX 6</td>
<td>5657</td>
<td>930 @ 71</td>
<td>66</td>
<td>1996/450</td>
</tr>
</tbody>
</table>

1 Our estimation using Xilinx Power Estimator tool.

Algorithm 2: New Radix-8 Interleaved Modular multiplication algorithm

```plaintext
input : n-bit integers X, Y, and modulus p
output : X \cdot Y \mod p

1 Pre-compute:
2 LUT1 = \{0, Y, 2Y \mod p, \ldots, 7Y \mod p\};
3 LUT2 = \{0, 8 \cdot 2^{255} \mod p, 2 \cdot 8 \cdot 2^{255} \mod p, \ldots, 11 \cdot 8 \cdot 2^{255} \mod p\};
4 n = \lceil \log_2 p \rceil;
5 S \leftarrow 0;
6 C \leftarrow 0;
7 N \leftarrow 0;
8 for \ i = \frac{n}{3} to 1 do
9 \quad M \leftarrow LUT2\left(\left\lfloor \frac{X}{2^{3i-3}} \right\rfloor\right);
10 \quad X \leftarrow X \mod 2^{3i-3};
11 \quad S_1 \leftarrow 8 \cdot (S \mod 2^{255});
12 \quad C_1 \leftarrow 8 \cdot (C \mod 2^{255});
13 \quad S_2 \leftarrow S_1 \oplus C_1 \oplus M;
14 \quad C_2 \leftarrow (S_1 \cdot C_1) \lor (S_1 \cdot M) \lor (C_1 \cdot M);
15 \quad S \leftarrow S_2 \oplus C_2 \oplus N;
16 \quad C \leftarrow (S_2 \cdot C_2) \lor (S_2 \cdot N) \lor (C_2 \cdot N);
17 \quad N \leftarrow LUT1\left(\left\lfloor \frac{S}{2^{255}} \right\rfloor + \left\lfloor \frac{C}{2^{255}} \right\rfloor\right);
18 return S + C;
```
3.2. Modular Addition and Subtraction

Figures 7 and 8 show the proposed fast and area-efficient modular addition and subtraction units, respectively. The Carry Propagate Adders (CPA) and a Carry Save Adder (CSA) resources are shared and the implementation is fast and very area-efficient. \((\bar{B} \text{ and } \bar{p})\) denotes bitwise not \(B\) and not \(p\) respectively.)
3.3. **ED25519 and CURVE25519 Point Multiplication Core**

Point multiplication unit uses an Arithmetic Logic Unit (ALU) that consists of a point addition and a point doubling state machine. As shown in Figure 9, the state machines share the modular multiplication and modular add/subtract arithmetic units as well as register bank resources.

Figure 10 shows the point multiplication core configuration. Projective coordinates are used to avoid modular inversions. Finally, one modular inversion is required at the end of the computation to convert projective coordinates back to affine.
3.4. Modular Inversion

There are basically two methods to calculate the modular inverse of an integer in the field $\mathbb{F}_p$. Euclidean algorithm and Fermat’s little theorem [15]. The Euclidean algorithm is a recursive method that needs multiplications, additions/subtractions and maintaining intermediate results at every iteration. Implementation of the Euclidean algorithm requires a new hardware that contrasts with our low-area design approach. Based on Fermat’s little theorem, $(a^{-1})_p = (a^{p-2})_p$. The modular field inversion unit can be implemented by sharing the interleaved modular multiplication with the point multiplication unit. As mentioned in [8], 254 squaring and 11 multiplications are required to complete a field inversion for $p = 2^{255} - 19$. However, the actual sequence of operations is not provided. Our design uses the chain in (12) to return a modular inversion using 265 modular multiplications.

\[
\begin{align*}
    &a^2 \\
    & (a^2)^2 \\
    & a^8 \cdot a \\
    & a^9 \cdot a^2 \\
    & (a^{11})^2 \cdot a^9 \\
    & (a^{25}-1)^5 \cdot a^{25} - 1 \\
    & (a^{210}-1)^{210} \cdot a^{210} - 1 \\
    & (a^{220}-1)^{220} \cdot a^{220} - 1 \\
    & (a^{240}-1)^{240} \cdot a^{240} - 1 \\
    & (a^{250}-1)^{250} \cdot a^{250} - 1 \\
    & (a^{2100}-1)^{2100} \cdot a^{2100} - 1 \\
    & (a^{2200}-1)^{2200} \cdot a^{2200} - 1 \\
    & (a^{2500}-1)^{2500} \cdot a^{2500} - 1 \\
\end{align*}
\]

4. Results and Comparison

Our design implementation results on ZYNQ 7000 series FPGAs are presented in Table 2. We used minimum hardware resources to achieve low-area/low-power goals, which are very appealing for IoT applications. Point multiplication of ED25519 uses Double and Add and NAF (Non-Adjacent
Form) algorithms [15]. The average core latency is calculated using one thousand 255-bit random scalars. Several implementations of CURVE25519 and ED25519 are presented in [10–13]. Table 3 summarizes the outcome of these works for comparison. The focus of all these works has been on the speed of point multiplication operation by adding arithmetic resources to the hardware. Heuristic methods presented in [12,13] to optimize the modular multiplication that is the critical arithmetic unit. All known works employed FPGA DSP modules for implementation of modular multipliers. However, in our design, no DSP module is used. We estimated the power consumption of these works with the Xilinx power estimator tool. The power consumption shown in Table 3 is calculated based on the FPGA resources used in each work. These include clock frequency, default average fan-out, and considering 100% toggle rate for the DSP modules. We implemented multipliers using LUT resources only, to provide a baseline comparison. In [10,13], fifteen 17-bit × 17-bit multipliers are used to implement a 255-bit modular multiplier. This implementation requires 345 LUT resources for each multiplier. As a comparison, a 64-bit × 64-bit multiplier needs 4256 LUT and a 127-bit × 127-bit multiplier uses 24335 LUTs on a 7-Series Xilinx FPGA. Table 3 gives an estimate of cores area in [10–13] assuming that no DSP slice is used.

Table 2. Implementation results of ED25519 and CURVE25519 point multiplication cores on ZYNQ 7000 Series.

<table>
<thead>
<tr>
<th>Platform</th>
<th>Area (KLUT/FF/DSP/BRAM)</th>
<th>Latency @Clk Freq (ns @ MHz)</th>
<th>Power (Static/Dynamic (mW))</th>
</tr>
</thead>
<tbody>
<tr>
<td>ED25519 (Double and add Method)</td>
<td>8.68/3472/0/0</td>
<td>627985 @ 137.5</td>
<td>104/172</td>
</tr>
<tr>
<td>ED25519 (NAF Method)</td>
<td>8.77/3729/0/0</td>
<td>543874 @ 137.5</td>
<td>105/180</td>
</tr>
<tr>
<td>CURVE25519</td>
<td>7.38/3141/0/0</td>
<td>511780 @ 137.5</td>
<td>103/145</td>
</tr>
<tr>
<td>CURVE25519 (using 2 modular mult.)</td>
<td>12.95/4194/0/0</td>
<td>280640 @ 137.5</td>
<td>106/236</td>
</tr>
</tbody>
</table>

Table 3. Other works implementation results.

<table>
<thead>
<tr>
<th>Reference</th>
<th>Area (KLUT/FF/DSP/BRAM)</th>
<th>Latency @Clk Freq (µs @ MHz)</th>
<th>Power (Static/Dynamic (mW))</th>
<th>Equivalent Area</th>
</tr>
</thead>
<tbody>
<tr>
<td>[10] Single core</td>
<td>2.783/3592/20/2</td>
<td>397 @ 100</td>
<td>105/189 1</td>
<td>9.683/3592/2</td>
</tr>
<tr>
<td>[10] Multi core</td>
<td>34.009/43875/210/2</td>
<td>340 @ 200</td>
<td>185/1738 1</td>
<td>106.459/43875/2</td>
</tr>
<tr>
<td>[12]</td>
<td>17.94/21107/175/0</td>
<td>97 @ 115</td>
<td>134/709 1</td>
<td>42.275/21107/0</td>
</tr>
<tr>
<td>[13] (CURVE25519)</td>
<td>2.707/962/15/0</td>
<td>608 @ 105</td>
<td>104/141 1</td>
<td>7.875/962/0</td>
</tr>
<tr>
<td>[13] (ED25519)</td>
<td>11.15/2656/16/0</td>
<td>1467 @ 82</td>
<td>107/298 1</td>
<td>16.670/2656/0</td>
</tr>
</tbody>
</table>

1 Our estimation using Xilinx Power Estimator tool. 2 Area estimation in case of using FPGA LUTs for multiplier implementation.

5. Side-Channel Attacks Considerations

Resistance against side-channel attacks can be easily provided to ED25519 and CURVE25519 point multiplication cores by different approaches. The Montgomery powering ladder algorithm [22] can be employed for ED25519 point multiplication hardware to hide the power spectrum patterns of ECPD and ECPA and provide resistance against SPA (Simple Power Analysis) attacks. At every single step, both ECPD and ECPA operations are performed, then it must be decided which result should be used for the next step. The latency of the Montgomery ladder algorithm is constant equal to the latency of 255-point doublings and 254-point additions. The constant calculation time provides immunity to timing attacks. The disadvantage of the Montgomery ladder algorithm is its larger latency compared to other point multiplication methods. Curve25519, however, uses the uniform differential point addition and point doubling method. To implement resistance to DPA (Differential Power Analysis) attacks, a random factor \( \lambda \) is injected to the projective coordinates of the initial point \( P(\lambda X_1, \lambda Y_1, \lambda Z_1) \) [23]. Then randomized projective coordinated point \( P(\lambda X_1, \lambda Y_1, \lambda Z_1) \) is used. The algorithm starts with: \( X_2 = \lambda, Z_2 = 0, X_3 = X_1, Z_3 = \lambda \). The formulae (11) and Figure 3 must be revised by replacing \( X_3 = \lambda \cdot G^2 \). The DPA attack cannot be successful as it is not possible to predict any specific bit of 4\( P \) (or other
multiples of \( P \) in randomized projective coordinates \[15\]. The timing costs of this approach is 256 more modular multiplications, two initial and 254 in loop modular multiplications.

6. Conclusions

Interleaved modular multipliers are very efficient in terms of area and power consumption and work at high clock frequencies. We introduced a radix-8 interleaved modular multiplier algorithm to reduce the number of clock cycles required to achieve one modular multiplication. We implemented ED25519 and CURVE 25519-point multiplication cores using the interleaved modular multiplier as a primitive arithmetic unit. Comparing our results to the most recent works listed in Table 3, reveals that we achieved a low-power/area-efficient design. The modular multiplier is the critical arithmetic unit that determines the overall performance of the hardware. Research on the improvement of the modular multiplier performance is recommended as future works.

Author Contributions: Conceptualisation, C.D. and M.A.M.; methodology, C.D. and M.M; software, M.A.M.; validation, C.D., M.A.M.; formal analysis, M.A.M.; investigation, C.D.; resources, M.A.M.; writing—original draft preparation, M.A.M.; writing—review and editing, C.D.; supervision, C.D.; project administration, C.D.; funding acquisition, M.A.M.

Funding: This research is funded by Department of computing, Macquarie university.

Conflicts of Interest: The authors declare no conflict of interest.

Appendix A

MAPLE code for implementation of Algorithm 2:

```maple
with(Bits):
p := 2^{255} − 19:
LUT1 := Array([0, modp(8 \cdot 2^{255}, p), modp(2 \cdot 8 \cdot 2^{255}, p),
modp(3 \cdot 8 \cdot 2^{255}, p), modp(4 \cdot 8 \cdot 2^{255}, p), modp(5 \cdot 8 \cdot 2^{255}, p),
modp(6 \cdot 8 \cdot 2^{255}, p), modp(7 \cdot 8 \cdot 2^{255}, p), modp(8 \cdot 8 \cdot 2^{255}, p),
modp(9 \cdot 8 \cdot 2^{255}, p), modp(10 \cdot 8 \cdot 2^{255}, p), modp(11 \cdot 8 \cdot 2^{255}, p)]):
A := rand(2^{254} \ldots 2^{255} − 1):
B := rand(2^{254} \ldots 2^{255} − 1):
X := A():
Y := B():
S := 0:
C := 0:
N := 0:
LUT2 := Array([0, Y, modp(2 \cdot Y, p), modp(3 \cdot Y, p), modp(4 \cdot Y, p),
modp(5 \cdot Y, p), modp(6 \cdot Y, p), modp(7 \cdot Y, p)]):
for i from 85 by −1 to 1 do
Z := floor(X/2^{253−i}):
X := modp(X, 2^{253−i}):
M := LUT2[Z + 1]:
S1 := 8 \cdot modp(S, 2^{255}):
C1 := 8 \cdot modp(C, 2^{255}):
S2 := Xor(Xor(S1, C1), M):
C2 := 2 \cdot Or(Or(And(S1, C1), And(S1, M)), And(C1, M)):
S := Xor(Xor(S2, C2), N):
C := 2 \cdot Or(Or(And(S2, C2), And(S2, N)), And(C2, N)):
N := LUT1(floor(S/2^{255}) + floor(C/2^{255}) + 1):
```

end do:

$L := (S + C) :

References


