Article

Power Efficient Fully Differential Bulk Driven OTA for Portable Biomedical Application

Saleha Bano *, Ghaus Bakhsh Narejo and Syed Muhammad Usman Ali Shah

Electronic Engineering Department, NED University of Engineering and Technology, Karachi 75270, Pakistan; narejo@neduet.edu.pk (G.B.N.); uashah68@neduet.edu.pk (S.M.U.A.S.)
* Correspondence: saleha@neduet.edu.pk; Tel.: +92-333-375-7328

Received: 19 February 2018; Accepted: 16 March 2018; Published: 20 March 2018

Abstract: This paper presents a power efficient, bulk driven, source degenerated fully differential operational transconductance amplifier (OTA), operating in the subthreshold region. The input part of the OTA consists of a bulk driven source degenerated differential pair and cross coupled transistors to improve the linearity of OTA. It consists of a bulk driven pair to reduce the supply voltage and to improve the linearity. The proposed fully differential OTA has utilized self-cascode current mirror loads which increases the output impedance and hence the overall intrinsic gain. A subthreshold region is adopted to reduce the power consumption of the circuit. For a 200 mVpp sinusoidal input at 100 Hz, a total harmonic distortion (THD) of $-58.56$ dB is achieved. The gain, gain bandwidth (GBW), phase margin (PM) and gain margin (GM) values obtained were 48.4 dB, 3.1 KHz, 80$^\circ$ and 19.01 dB, respectively. The common mode rejection ratio (CMRR), power supply rejection ratio (PSRR) and slew rate $+/−$ values were 146.3 dB, 83 dB and 99.56/100 V/ms, respectively. The circuit is capable of operating under a supply voltage of 0.8 V with a power consumption of 59.04 nW, which proves that the circuit is suitable for portable biomedical devices. The proposed circuit is simulated in CADENCE environment virtuoso using LFoundry 150 nm Complementary metal oxide semiconductor (CMOS) process technology.

Keywords: power efficient; source degenerated; fully differential; portable devices; bulk driven; self cascode; total harmonic distortion

1. Introduction

With the increasing demand for portable battery operated biomedical devices, there is a growing need for the development of new design techniques for low voltage (LV), low power (LP), integrated circuits (IC) [1]. The biomedical field is rapidly changing and moving towards portability; thus, low power consumption is highly desirable for devices which monitor patients throughout the day [2]. Biomedical devices should be portable and durable due to the constraints of avoiding frequent replacement of batteries and having power efficient circuits as well as low supply voltages so that these devices can be used for a prolonged period of time [3]. Keeping the size and weight of the devices as small as possible without affecting the quality is extremely important; therefore, it is desirable to use as few batteries as possible, which demands low voltage operations [4]. Low voltage operation is also demanded because there is a continued down-scaling of processes. As the channel length of the metal oxide semiconductor (MOS) transistor is scaled down, the gate-oxide thickness becomes only several nanometers thick, and the supply voltage has to be reduced in order to ensure device function and reliability. Nowadays, the allowable supply voltage has gone below 1 V [5]. Not only this, there is an increasing density of components on the chip, and a silicon chip can only have a limited amount of power per unit area. Since the increasing density of components allows for more electronic functions per unit area, the power per electronic function has to be lowered in order to
prevent overheating of the chip; thus LV LP designs are necessary [6]. Different design techniques have been proposed in the literature to reduce the supply voltage as well as the power consumption [7–9], but the reduction in the threshold voltage ($V_{th}$) has not been reduced by the same amount. With a low supply voltage, the threshold voltage is the main limitation in designing of low voltage analog integrated circuits [10]. This issue has been resolved by using the low threshold voltage MOS-like flipped voltage flower [11], the floating gate [12], the pseudo differential approach [13], the bulk driven MOS [14], the sub-threshold operation [15], etc. Out of these methods, sub-threshold operation is the best choice for low voltage, low power and low frequency biomedical applications. Bulk driven technique is also one promising approach for low voltage operations as it is compatible with the CMOS process and does not require any change in the conventional MOS transistor [16]; this not only allows for a large signal swing, but also a reduced open loop gain and unity gain bandwidth (UGBW) [17]. It is suitable for low voltage operations as it removes the threshold voltage from the signal path, but its bulk source transconductance ($g_{mb}$) is 3–5 times smaller than the gate source transconductance ($g_m$) [18], and it increases the input referred noise. A low GBW does not matter for biomedical low frequency signals, but its intrinsic gain is reduced [7].

The operational transconductance amplifier (OTA) is one of the most important building blocks used in various applications, such as data converters, oscillators, continuous time filters and analog to digital converters [19]. One drawback of OTA is its limited linear range which has to be increased to reduce the distortion at the output [20]. Bio signals, such as the electrocardiogram (ECG), electroencephalogram (EECG) and electromyogram (EMG) are low power, low voltage signals. Different bio signals have different amplitudes and frequencies ranging from 1 uV to 500 mV with low frequencies up to a few KHz. Various design techniques have been reported in recent years to achieve transconductance in the order of a few nA/V and to enhance the linear range, such as input attenuation [21], source degeneration [22], cross coupled differential pairs [23] and the adaptive biasing technique [24]. Bulk driven MOS transistors were used in [25] to control the cancellation factor, and the transconductance was linearly adjusted by bulk voltage. A feed-forward technique was used in [26] to cancel out the third order nonlinear component of OTA, but its improved performance was achieved at the expense of high noise and increased power. Source degeneration, nonlinear term cancellation and current division technique was used in [27] to improve the linear range up to $+/−0.4$ V under a supply voltage of 1 V. The linearity of OTA is an important issue because the overall system performance is determined by the linearity of OTA. This issue becomes challenging when low voltage and low power are the major concerns [28]. The use of complex architecture to enhance the linear range has drawbacks since it increases noise, mismatches and the chip area, which degrades the performance of the circuit. OTA, operated in the subthreshold region, is associated with low voltage, low power circuits, as it favors LV design due to its reduced $V_{DS}$ of about 78 mV, rather than the 200 mV that is required for strong inversion saturation MOS [17]. In the subthreshold region, OTA has a narrow linear range, because in this region, the MOS transistor depends exponentially on the voltage. Source degeneration is the one of the simplest methods used to linearize the OTA; it uses passive resistors to enhance the linearity, but these passive resistors can occupy a large area so can be replaced with an MOS, operated in the triode region. This reduces the distortion component and the transconductance value as well [29].

The objective of this research is to design a power efficient, low voltage circuit, suitable for biomedical application, to avoid frequent battery replacement in portable devices and to allow operation of the device for a prolonged period of time. This work further focuses on improving the linearity of the circuit to reduce the distortion at the output and achieve a high performance OTA circuit. In this paper, a fully differential, bulk driven, source degenerated, differential pair, operating in the weak inversion region is proposed. The bulk driven method is used to reduce the threshold voltage which, in turn, reduces the supply voltage. Weak inversion is adopted to reduce the power consumption of the circuit. The source degeneration method is used to reduce the transconductance required for a low frequency circuit and to enhance the linear range, but a trade-off exists for linearity...
and gain: as the linearity increases, the gain reduces. To overcome the reduction in gain due to source degeneration, a self-cascode MOS are used. Self-cascode current mirror loads are used to enhance the output impedance and thereby, the gain in OTA, without any excess power dissipation. Section 2 describes the materials and methods used, showing a block diagram, schematic and working of OTA in its subsections; Section 3 presents some derived equations; Section 4 shows the simulated results; and Section 5 concludes the paper with some comparisons with the results already available in the literature.

2. Materials and Methods

Different methods were used in this research to achieve LV LP circuits with enhanced linear ranges.

2.1. Linearization Methods

2.1.1. Source Degeneration with Cross Coupled Differential Pair

To improve the linearity of the amplifier and to achieve desirable performance of the circuit, a combination of different linearization techniques were used. Figure 1 shows the circuit diagram of the conventional source degeneration transistor with cross coupled differential pairs. Using this method, the transconductance is reduced by a factor of $1 + N$ and the third harmonic is reduced by keeping different aspect ratios in the input differential pairs to cancel out the odd harmonics. Even harmonics are automatically suppressed due to the differential nature of the circuit. The source degeneration factor is $N = \frac{g_m R}{1 + g_m R}$. Reduction in the transconductance of the OTA is given by the following equation:

$$G_m = \frac{g_m}{1 + g_m R}$$  \hspace{1cm} (1)

![Figure 1. Cross coupled differential pair with source degeneration.](image)

2.1.2. Bulk Driven Transistors

Figure 2 shows bulk driven differential pairs; in this technique, input signals are applied to the bulks of the input transistors. Bulk driven transistors are used for operation under low supply voltages; this reduces or removes the threshold voltage from the signal path. However, it reduces the gain and gain bandwidth product, which is problematic for high frequency applications. However, for low frequency circuits, this problem is resolved because a low transconductance and gain bandwidth is required [10]. The linearity of an amplifier can be improved by using bulk driven differential
pairs, because this provides inherent signal attenuation and enhances linearity without extra power dissipation. Trade-off exists with linearity and noise; input referred noise is increased with an improvement in linearity. The transconductance of the bulk is 3–5 times less compared to the gate transconductance [9]. Low transconductance is required for low frequency applications; therefore, this reduction in transconductance is favorable for biomedical circuits which are designed for low frequency ranges. The main advantage of this technique is the compatibility with the CMOS processes, PMOS is preferred for bulk driven input transistors because it does not have to change the structure of the MOS; it favors standard single well CMOS technology in which PMOS is fabricated with the bulk being isolated, avoiding the need of complex and costly twin tub CMOS process [18].

2.2. Proposed OTA

Figure 3 shows the block diagram of a fully differential OTA. The bulk driven input pairs are used with two cross coupled differential pairs to cancel out the non-linear component. A source degeneration resistor is used to increase the linearity. The small signal currents, $i_a$ and $i_b$, flow through the transistors, M1 and M2, which are cross coupled, and the final currents, $i_1$ and $i_2$, are generated, which are copied by CM4, CM6 and CM1 to the output which provides a current ($i_2-i_1$) and CM3, CM5 and CM2 which produces the current ($i_1-i_2$) at the other output end. Figure 4 shows the detailed schematic of the bulk driven, fully differential, self-cascode OTA.

Figure 2. Bulk driven differential pair.

Figure 3. Block diagram of the fully differential operational transconductance amplifier (OTA).
The input part of the OTA comprises two bulk driven differential pairs, cross coupled with the opposite pair to cancel the non-linear term. The source is degenerated with the help of a resistor to improve the linearity, which is the simplest, best option for the circuit. Bulk driven MOS are selected to reduce the supply voltage, as the threshold voltage does not appear in the signal path. Two different currents, \( i_a \) and \( i_b \), flow, depending upon the sizes through the two differential pairs, which then get added at the cross coupled node and form currents \( i_1 \) and \( i_2 \), at nodes \( V_{da} \) and \( V_{db} \), respectively. The currents from the cross coupled differential pair, \( i_1 \), are then copied by the diode connected self-cascode load, \( M_7, M_8 \), to the current mirrors, \( M_{17}, M_{18} \) and \( M_{11}, M_{12} \), through current mirrors, \( M_{15}, M_{16} \) and \( M_{13}, M_{14} \). Similarly, current \( i_2 \), from the loads \( M_5 \) and \( M_6 \), is mirrored to \( M_9, M_{10} \) and \( M_{19}, M_{20} \) through current mirrors, \( M_{23}, M_{24} \) and \( M_{21}, M_{22} \). The output node, \( i^+ \), provides a current, \( i_1 - i_2 \) and the opposite output end, \( i^- \), provides the current, \( i_2 - i_1 \). The current gains of all the current mirrors are set to 1. The OTA circuit input comprises a total of eight branches, out of which two branches are from the input pairs, two branches are from the two current mirrors and the remaining two are from the output branch. The input part should be properly optimized so that an optimized gain, phase and GBW with a low total harmonic distortion (THD) should be achieved. The output part consists of common source drivers, \( M_5, M_6 \) and \( M_7, M_8 \), with their self-cascode loads, \( M_{21}, M_{22} \) and \( M_{13}, M_{14} \). The designed OTA utilizes a self-cascode structure instead of a normal cascode because self-cascode structures provide high output impedances and save a \( V_{th} \) drop, compared to conventional cascodes [30]. All the transistors are operated in the subthreshold region to ensure a power efficient circuit suitable for low voltage, low frequency, portable biomedical applications.

![Schematic of the bulk driven fully differential self-cascode OTA.](image)

Fully differential structures always require a common mode feedback circuit (CMFB) to stabilize the common mode output voltage, but this proposed OTA is based on current mirrors which have an inherent common mode feedback. In general, the single ended output OTA and op-amp structures are the common mode signal, generated at the diode connected low-impedance nodes of the current mirroring MOS transistor; these are copied to the final output node in the first stage and the output common mode signal becomes well defined and it does not need the CMFB network (N/W). However, in a fully differential structure, the common gates of the output section, n-MOS or p-MOS, are biased...
by a constant DC voltage (V bias-n or V bias-p, respectively). The output nodes’ voltage (DC value) is not defined in this case, and it needs to be stabilized through a negative feedback-based CMFG N/W. However, in the case of the proposed OTA circuit, there exists two-subsections in the first stage. This is called a balanced OTA structure, in which both internal nodes are symmetrical low-impedance nodes, unlike the conventional single ended, output based nodes of the current mirror asymmetric OTA, where one node is of a high impedance and the other node is a low-impedance node. In the balanced, bulk driven, cross coupled-based, V/I converter (used in this design), both of the internal outputs’ (intermediate) nodes are low-impedance mode nodes, where there exists one p-MOS in a diode connected configuration, and the DC voltage generated there well defines both of the final differential output nodes’ (conveyed to output nodes for well-matched input section CMOS transistors) DC bias voltages correspondingly. So, a CMFB circuit is not mandatory for the balance or symmetrical structure of this circuit.

The dimensions of the transistor are listed in Table 1.

### Table 1. Transistor Dimensions.

<table>
<thead>
<tr>
<th>Transistors</th>
<th>W/L (um)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Ma, Mb</td>
<td>1/0.5</td>
</tr>
<tr>
<td>M1, M4</td>
<td>10/10</td>
</tr>
<tr>
<td>M2, M3</td>
<td>30/10</td>
</tr>
<tr>
<td>M5, M7, M9, M15, M18, M23</td>
<td>30/1</td>
</tr>
<tr>
<td>M6, M8, M10, M16, M17, M24</td>
<td>1.5/1</td>
</tr>
<tr>
<td>M12, M13, M20, M21</td>
<td>8/1</td>
</tr>
<tr>
<td>MM11, M14, M19, M22</td>
<td>160/1</td>
</tr>
</tbody>
</table>

3. Performance Equation

This section is sub-divided into two sections: The first section shows the details of self-cascode composite transistors in the subthreshold region. The second section shows the derivation of the transconductance of the proposed OTA circuit.

3.1. Subthreshold Equation

The weak inversion current is an exponential function of the input voltage. The drain to source current $I_{DS}$ of a transistor in the subthreshold region is given by

$$I_D = I_s \left(\frac{W}{L}\right) e^{\frac{V_{GS} - V_{TH}}{n_p T}} \cdot e^{\frac{V_{DS}}{n_p T}} \cdot (1 - e^{-\frac{V_{DS}}{n_p T}})$$  \hspace{1cm} (2)

where,

$$V_{TH} = V_{T0} - (n_p - 1)V_{BS}$$  \hspace{1cm} (3)

The complete equation is

$$I_D = I_s \left(\frac{W}{L}\right) e^{\frac{V_{GS} - \frac{V_{TH}}{n_p T}}{n_p T}} \cdot e^{\frac{n_p - 1}{n_p T}V_{BS}} \cdot (1 - e^{-\frac{V_{DS}}{n_p T}})$$  \hspace{1cm} (4)

where $I_s$ represents the characteristic current and $n_p$ is the slope factor in the weak inversion. $V_{GS}$, $V_{BS}$ and $V_{DS}$ are the gate, bulk and the drain voltages, respectively. $V_{T0}$ is the threshold voltage at $V_{BS} = 0$ and $V_T = \frac{K T}{q}$ is the thermal voltage in which $K$ is the Boltzmann’s constant and $q$ is the electric charge. $I_s$ is the characteristic current given by $I_s = 2n\mu C_{ox}V_T^2$. The transistor will be saturated in this region when $V_{DS} \geq 3 \frac{K T}{q}$. The gate transconductance in the subthreshold region is given by

$$g_m = \frac{I_D}{nV_T} = \frac{qI_D}{nKT}$$  \hspace{1cm} (5)
This $g_m$ is a function of $I_D$ and $\frac{n k T}{q}$, whereas the bulk transconductance is a function of body effect coefficient, $\gamma$, and the Fermi potential, $\phi_F$, which is given by

$$g_{mb} = (n - 1)g_m = \frac{\gamma}{2\sqrt{2\phi_F - V_{BS}}} g_m$$  \hspace{1cm} (6)

The bulk transconductance, $g_{mb}$, is 2–3 times less than the gate transconductance, $g_m$, and it does not depend on the aspect ratios of MOSFETs, as it does in strong inversion.

3.2. Composite MOS

The composite transistors, NMOS and PMOS, are shown in Figure 5 these are important configurations in weak inversion [13]. These self-cascode composite transistors are able to provide high output impedance and a lower $V_{th}$ drop than a normal cascode; therefore, they is preferred for low voltage applications.

![Figure 5. (a) NMOS composite transistor (b) PMOS composite transistor.](image)

3.2.1. Sizing of Composite Transistors

Considering Figure 5a, the currents and voltages of the composite transistor can be derived and written as

$$I_{DSA} = I_{DSb}$$  \hspace{1cm} (7)

$$V_{DSA} = V_{Da} - V_{Sa}$$  \hspace{1cm} (8)

$$V_{DSa} = V_{GSa} - V_{GSb}$$  \hspace{1cm} (9)

where, $I_{DSA}$ and $I_{DSb}$ are the drains to source the current flowing through transistors Qa and Qb, $V_{DSA}$ is the drain to source the voltage of transistor Qa, and $V_{GSa}$ and $V_{GSb}$ are the gates to source voltages of transistors Qa and Qb, respectively. The transistor on the rail side is called the rail device and the transistor on the other side is called the cascode device [7]. Considering that both of the transistors are in the saturation region of weak inversion and are implemented in the same well, thereby causing a body effect, by solving Equations (2) and (9), the expression of $V_{DSA}$ can be written as [17,30]

$$e^{\frac{V_{GSa} - V_{GSb}}{qV_T}} [1 - e^{-(V_{DSA}V_T)}] = \left(\frac{W}{L}\right)_b \left(\frac{W}{L}\right)_a$$  \hspace{1cm} (10)

$$e^{(V_{DSA}/V_T)} = \left(\frac{W}{L}\right)_b \left(\frac{W}{L}\right)_a$$  \hspace{1cm} (11)

$$V_{DSA} = V_T \ln[1 + \left(\frac{W}{L}\right)_b \left(\frac{W}{L}\right)_a]$$  \hspace{1cm} (12)
The drain source voltage of transistor Qa is a logarithmic function of the transistor sizes, rather than the gate to source voltage, as in a conventional transistor. For both the transistors to be in the saturation region of weak inversion, \( V_{Dsa} \) and \( V_{Dsb} \) must be \( \geq 3 \frac{K T}{q} \). To maintain this condition, the sizes of the transistor should be set according to Equation (13).

\[
\frac{(W/L)_b}{(W/L)_a} \geq e^3 - 1
\]

(13)

\[
\frac{(W/L)_b}{(W/L)_a} \geq 20 - 1
\]

(14)

The above condition shows that the size of transistor Qb should be at least greater than 19 times the size of transistor Qa. Therefore a large area is required to maintain the transistors in saturation [30]. The same condition applies to the PMOS composite transistor as well.

3.2.2. Small Signal Model of Composite Transistors

Figure 6 shows the small signal model of the composite transistor from Figure 3a when both transistors are saturated. The output resistance is multiplied by the gain of the common gate amplifier; thus, it becomes larger for same value of \( V_{GS} \). The currents and voltages of the composite transistors are same as for a single transistor, and a small value of \( V_{DS} \) is enough to saturate both the transistors, as long as the transistor ratios satisfy Equation (13). The composite transistor has biasing similar to a single MOS; therefore, it does not increase the power of the circuit and the purpose of the composite transistor is to increase the output impedance and thus the gain. The small signal equivalent equation is given by [15,30]:

\[
g_m \approx g_{ma}
\]

(15)

And

\[
g_o \approx \frac{g_{oa}g_{ob}}{ng_{mb}}
\]

(16)

![Small signal model of the composite transistor.](image)

3.2.3. Noise of Composite MOS

The noise of a composite MOS comprises of flicker noise and thermal noise, which can be given by the following expression [11]:

\[
\overline{V_{n}}^2 = V_{na}^2 + \left( \frac{g_{oa}g_{ob}}{g_{md}} \right) \frac{2}{V_{n}} V_{nb}^2 \approx V_{na}^2
\]

(17)

Total noise can be calculated as a single MOS transistor.
3.3. Transconductance of OTA

In regard to the simplified block diagram of the OTA shown in Figure 7, the input transistor pair gate is grounded, and the input signal is applied to the bulks. The grounded gates provide an inversion layer, and a current \( I_b \) flows through the input pairs, even if no input signal is applied and no current flows through the degeneration resistor. If a small signal differential voltage is applied at the bulk of the differential pairs and \( V_1 \) is greater than \( V_2 \), then a current \( i_R \) will flow through the source degeneration resistor \( R_s \). This current can be expressed as

\[
i_R = \frac{V_{sa} - V_{sb}}{2R_s}
\]  

(18)

Considering the simplified half circuit and its small signal model of Figure 8, \( N \) represents the transconductance ratio between \( M_2 \) and \( M_4 \). The transconductance of the OTA is given by [31,32]:

\[
G_m = \frac{i_{out}}{v_{id}} = \frac{g_{m_b} - Ng_{m_b}}{v_{gS_1} + v_{S_1}}
\]  

(19)

\[
G_m = \frac{(1 - N)g_{m_b}}{1 + N}
\]  

(20)

\[
G_m = \frac{(1 - N)}{(1 + N)} \cdot \frac{g_{m_b} (1 + N)}{1 + g_{m_b}(1 + N) \cdot \frac{1}{\sigma_0 R_s}}
\]  

(21)

\[
G_m = \frac{(1 - N)}{(1 + N)} \cdot \frac{g_{m_b} (1 + N)}{1 + g_{m_b}(1 + N) \cdot R_s}
\]  

(22)

where, \( g_{m_b} \) \( (g_{m_{b1}} = g_{m_{b2}} = g_{m_{b3}} = g_{m_{b4}}) = (n_p - 1)g_m = g_{m_b} \) is the effective bulk transconductance of the differential pairs, \( \frac{1}{\sigma_0 R_s} \) is the conductance of the source degeneration resistance. \( N \) shows that the size of the transistor \( M_2 \) is \( N \) times \( M_4 \). The transconductance of the differential pair is decreased by a factor of \( (1 + N) \) and depends on \( R_s \).

![Figure 7. Half circuit of the proposed OTA.](image-url)
Further simplifying Equation (22),

\[ G_m = \frac{(1 - N)}{(1 + N)} \frac{1}{R_s} \quad \text{or} \quad G_m = \frac{(1 - N)}{(1 + N)} \cdot g_{0,RS} \]

\[ i_0 = \frac{(1 - N)}{(1 + N)} \cdot g_{0,RS} \cdot v_{id} \]  

Equations (23) and (24) show that \( G_m \) is linear to the conductance, \( g_{0,RS} \). Thus, by increasing \( R_s \), linearity is increased at the cost of decreased transconductance.

4. Simulation Results

The proposed OTA was simulated in CADENCE virtuoso environment using LFoundry 150 nm CMOS process parameters. Different simulation graphs were extracted from CADENCE and plotted on MATLAB software using CSV files. The objectives of the different simulations were to obtain various performances of the OTA with respect to ac response, transient response, corner simulation and the DC sweep.

4.1. AC Response

The AC analysis of the proposed OTA was done with a capacitive load of 1 pF and the DC gain obtained was 48.4 dB with a unity gain bandwidth (GBW) of 3.1 KHz; the phase margin (PM) and gain margin (GM) were found to be 80° and 19.01 dB, respectively. The gain was improved from 32 dB to 48 dB by using the composite MOS. The GBW can be improved further by keeping the current mirrors (CM) ratio high, but here in the proposed OTA, the CM ratio was kept at 1:1, as for low frequency circuits, the GBW is usually low. The gain and phase responses of the proposed OTA are shown in Figure 9 along with various corner simulations at the four corners (i.e., slow NMOS, slow PMOS (SS); slow NMOS, fast PMOS (SF); fast NMOS and slow PMOS (FS); and lastly fast NMOS and fast PMOS (FF)). Figure 10 shows the effect of temperature variation on the ac gain and phase response. The designed circuit must be capable of working under device tolerance, temperature and process variations, and device mismatch effects. The process corners were simulated to check the robustness of the circuit.

Table 2 shows the simulation results of the ac analysis under process corners. The performance deviations at the four corners regarding the gain, GBW, PM and GM lie in the range of 34–56 dB, 1.3 K–4.3 K, 76.5°–83.5° and 19–20.5 dB, respectively, whereas the gain, GBW, PM and GM for a TT (typical typical) case are 48.4 db, 3.1 KHz, 80° and 19.01 dB, respectively.
Figure 9. Process corner effects on the ac gain and phase response.

Figure 10. Temperature variation effects on the ac gain and phase response.

Table 2. Effect of corners on ac response.

<table>
<thead>
<tr>
<th>Corner Name</th>
<th>Corner</th>
<th>Gain (dB)</th>
<th>GBW (Hz)</th>
<th>PM (degree)</th>
<th>GM (dB)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Nominal</td>
<td>TT</td>
<td>48.40</td>
<td>3.1 K</td>
<td>80°</td>
<td>19.01</td>
</tr>
<tr>
<td></td>
<td>C0</td>
<td>55.78</td>
<td>1.3 K</td>
<td>76.5°</td>
<td>20.4</td>
</tr>
<tr>
<td></td>
<td>C1</td>
<td>56.32</td>
<td>1.4 K</td>
<td>78.6°</td>
<td>20.5</td>
</tr>
<tr>
<td></td>
<td>C2</td>
<td>34.24</td>
<td>4.2 k</td>
<td>83.5°</td>
<td>19.2</td>
</tr>
<tr>
<td></td>
<td>C3</td>
<td>36.67</td>
<td>4.3 K</td>
<td>83.3°</td>
<td>19.3</td>
</tr>
</tbody>
</table>

To verify that the designed circuit works properly in different environmental conditions, the effect of temperature variations, from −50° to 100 °C, on the above-mentioned parameters of the ac response, are shown in Table 3.

Table 3. Effect of temperature variation on the ac response.

<table>
<thead>
<tr>
<th>Temperature (°C)</th>
<th>Gain (dB)</th>
<th>GBW (Hz)</th>
<th>PM (degree)</th>
<th>GM (dB)</th>
</tr>
</thead>
<tbody>
<tr>
<td>−50</td>
<td>55.4</td>
<td>234.7</td>
<td>78.5°</td>
<td>25.2</td>
</tr>
<tr>
<td>−25</td>
<td>54.84</td>
<td>866.5</td>
<td>77.8°</td>
<td>22.1</td>
</tr>
<tr>
<td>0</td>
<td>52.48</td>
<td>1.9 K</td>
<td>77.5°</td>
<td>20.1</td>
</tr>
<tr>
<td>25</td>
<td>48.72</td>
<td>2.9 K</td>
<td>79.9°</td>
<td>18.9</td>
</tr>
<tr>
<td>50</td>
<td>44.38</td>
<td>3.8 K</td>
<td>81.1°</td>
<td>18.7</td>
</tr>
<tr>
<td>75</td>
<td>40</td>
<td>4.4 K</td>
<td>82.1°</td>
<td>18.9</td>
</tr>
<tr>
<td>100</td>
<td>35.4</td>
<td>4.7 K</td>
<td>83.4°</td>
<td>18.8</td>
</tr>
</tbody>
</table>
4.2. Common Mode Rejection Ratio (CMRR)

The common mode rejection ratio (CMRR) is the ability of a differential amplifier to reject the common mode signal (i.e., signals common to both inputs). CMRR can be calculated as

$$CMRR = 20\log_{10} \frac{A_D}{A_{CM}}$$  \hspace{1cm} (25)

where, $A_D$ is the differential gain and $A_{CM}$ is the input common mode gain.

Figure 11 shows that the CMRR is 146.3 dB, which is high at low frequencies and starts to decrease as differential gain decreases and common mode gain increases. Various common mode noises can be rejected by having good noise immunity, and this can be achieved by having a higher CMRR: the higher the CMRR, the lower the effect of the common mode signal.

4.3. Power Supply Rejection Ratio (PSRR)

The power supply rejection ratio (PSRR) is the ability of a device to maintain its output voltage as the DC power supply voltage (VDC) varies. It can be expressed as

$$PSRR = 20\log_{10} \frac{A_D}{A^+}$$  \hspace{1cm} (26)

where, $A_D$ is the differential mode gain and $A^+$ is the ratio of differential voltage to the change in power supply. $A^+$ can be expressed as

$$A^+ = \frac{A_D}{V_{DD}}$$  \hspace{1cm} (27)

Figure 12 shows that a PSRR of 83 dB is obtained at low frequencies. Higher PSRR values are required to reduce the effect of ripples generated due to the variation in power supply.
4.4. Slew Rate (SR)

The slew rate is the rate of change of output voltage with respect to the input voltage. The proposed circuit is operated in the subthreshold region which requires a very low current, which decreases the slew rate and slows down the speed of OTA. However, the capacitor value is kept smaller than 1 pF which maintains the slew rate at a desirable value. Figure 13 shows the response of the OTA when an input is applied with a 1 Vpp square wave. The positive SR (SR+) is 99.56 V/ms and the negative SR (SR−) is 100 V/ms.

![Figure 13. Slew Rate.](image)

4.5. Transient Response

The transient response of the OTA with the differential input signal and the differential output signal is shown in Figure 14. The transient response of the OTA was simulated in a unity gain configuration using the setup shown in Figure 15. The transient response was performed with an input signal of 200 mVpp at a frequency of 100 Hz.

![Figure 14. Transient response of the differential input and output.](image)

![Figure 15. Setup for the fully differential to unity gain conversion.](image)
4.6. Transconductance

The transconductance of the OTA for low frequency applications should be very low—usually in the order of few nA/V—to obtain the low cut-off frequency which is required in biomedical devices. A trade off exists for lower values of Gm; there is increased input referred noise levels which can be minimized by properly sizing the input differential pairs. The sizes of the input transistors are kept larger because larger sizes, particularly in terms of length, reduce the flicker noise, which, in turn, reduces the input referred noise [27,33]. The transconductance obtained is 23 nA/V with a linear range of $+/−100$ mV, which is shown in Figure 16.

![Transconductance plot of OTA.](image1)

4.7. Total Harmonic Distortion (THD)

The total harmonic distortion (THD) is a measurement of the harmonic distortion present in a signal and is defined as the ratio of the sum of the powers of all harmonic components to the power of the fundamental frequency. The total harmonic distortion (THD) is obtained by applying a sinusoidal input of 200 mVpp at a frequency of 100 Hz. The achieved THD is $-58.56$ dB, which is shown in Figure 17. Second harmonics are suppressed due to the differential nature of the circuit.

![Total harmonic distortion (THD) plot, applying a sinusoidal input of 200 mVpp at a frequency of 100 Hz.](image2)

Figure 17. Total harmonic distortion (THD) plot, applying a sinusoidal input of 200 mVpp at a frequency of 100 Hz.

Figure 18 shows the differential output current versus frequency plot, showing the linear range of the OTA with respect to the output current.
1.3–4.3 K, 76.5–83.5 °, which shows that the circuit is quite stable, even at different corners. The performance deviation at the four corners with respect to gain, GBW, PM and GM values lay in the ranges of 34.24–56.32 dB, 1.3–4.3 K, 76.5–83.5 ° and 19.01–20.5 dB, respectively, whereas the gain, GBW, PM and GM values for a TT (typical typical) case are 48.4 db, 3.1 KHz, 80 ° and 19.1 KHz, respectively, whereas the gain, GBW, PM and GM values for a TT (typical typical) case are 48.4 db, 3.1 KHz, 80 ° and 19.1 KHz, respectively. A comparison of these results with the results available in the literature is shown Table 4.

Table 4. Comparison of the different parameters of the OTA in the current study with different OTAs available in the literature.

<table>
<thead>
<tr>
<th>Parameters</th>
<th>This Work [2018]</th>
<th>[2017] Ref [7]</th>
<th>[2015] Ref [34]</th>
<th>[2015] Ref [35]</th>
<th>[2015] Ref [36]</th>
</tr>
</thead>
<tbody>
<tr>
<td>Technology (nm)</td>
<td>150 nm</td>
<td>180 nm</td>
<td>180 nm</td>
<td>350 nm</td>
<td>180 nm</td>
</tr>
<tr>
<td>Topology</td>
<td>BD (D)</td>
<td>BD (D)</td>
<td>GD (D)</td>
<td>GD (S)</td>
<td>BD (S)</td>
</tr>
<tr>
<td>Stages</td>
<td>Single</td>
<td>Single</td>
<td>Two</td>
<td>Three</td>
<td>Two</td>
</tr>
<tr>
<td>VDD</td>
<td>0.8 V</td>
<td>0.5 V</td>
<td>0.6 V</td>
<td>1 V</td>
<td>0.6 V</td>
</tr>
<tr>
<td>Gain (dB)</td>
<td>48.4 db</td>
<td>70.4 db</td>
<td>90.1 dB</td>
<td>120 dB</td>
<td>82 dB</td>
</tr>
<tr>
<td>GBW (Hz)</td>
<td>3.1 KHz</td>
<td>9.24 KHz</td>
<td>34.9 KHz</td>
<td>20 KHz</td>
<td>19.1 KHz</td>
</tr>
</tbody>
</table>

4.8. Power Consumption

The DC analysis of OTA was carried out in an open loop configuration to check the condition involving saturation in the weak inversion region \( \left( \frac{3K T}{q} \right) \). The currents in each branch are 11 nA and the total current consumed by the overall circuit is 74 nW with a supply voltage of 0.8 V. Therefore, the overall power consumption of the OTA is 59.04 nW.

5. Discussion

Different simulation results were shown in the above section to prove that a considerable linearity can be achieved by using the source degeneration technique, bulk driven and cross coupled differential pairs to improve the THD. Bulk driven transconductance is lower than that of the gate driven technique, but this low transconductance is favorable for our circuit, because this circuit focuses on low frequency biomedical applications. The transconductance obtained was 23 nA/V. The currents in each branch were 11 nA and the total current consumed by the overall circuit was 74 nW. A low power of up to 59.04 nW can be obtained for portable devices, and this power can be further reduced if the supply voltage is reduced to 0.6 V (circuit works well), but the dynamic range can also be reduced, which can reduce the signal to noise ratio (SNR) of the circuit, so the supply voltage was kept at 0.8 V. The highest CMRR was achieved which shows that the input common mode signal has a low effect, and it proves that the proposed OTA has good noise immunity and is able to reject various common mode noises. PSRR was also obtained to find the effect of ripples generated due to variation in power supply. The slew rate obtained was 99.56/100 V/ms, which is comparatively low because the circuit operated in the subthreshold region and in this region, currents are very low, which limits the speed of OTA. Different corner simulations have been executed to check the effect of variations on gain, GBW, GM, PM; not only this, but temperature variations were also observed. The PM remained stable around 80 °, whereas the gain, GBW, PM and GM values for a TT (typical typical) case are 48.4 db, 3.1 KHz, 80 ° and 19.01 dB, respectively. A comparison of these results with the results available in the literature is shown Table 4.

![Differential output current of OTA.](image)
Table 4. Cont.

<table>
<thead>
<tr>
<th>Parameters</th>
<th>This Work [2018]</th>
<th>[2017] Ref [7]</th>
<th>[2015] Ref [34]</th>
<th>[2015] Ref [35]</th>
<th>[2015] Ref [36]</th>
</tr>
</thead>
<tbody>
<tr>
<td>GM (dB)</td>
<td>19.01 dB</td>
<td>19.5 dB</td>
<td>20 dB</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>PM (degree)</td>
<td>80°</td>
<td>54°</td>
<td>62.2°</td>
<td>54°</td>
<td>60°</td>
</tr>
<tr>
<td>CMRR (dB)</td>
<td>146.3 dB</td>
<td>106 dB</td>
<td>37 dB</td>
<td>70 dB</td>
<td>114.7 dB</td>
</tr>
<tr>
<td>PSRR (dB)</td>
<td>83 dB</td>
<td>70 dB</td>
<td>30.7 dB</td>
<td>184 dB</td>
<td>540 nW</td>
</tr>
<tr>
<td>SR+/− (V/ms)</td>
<td>99.56/100</td>
<td>967</td>
<td>7.5</td>
<td>7.38/2.88</td>
<td>5.6</td>
</tr>
<tr>
<td>Power (W)</td>
<td>59.04 nW</td>
<td>64 nW</td>
<td>300 nW</td>
<td>195 nW</td>
<td>400 nW</td>
</tr>
<tr>
<td>THD (dB)</td>
<td>−58.56 dB</td>
<td>−52.4 dB</td>
<td>−40 dB</td>
<td>Less as SE</td>
<td>−55.9 dB</td>
</tr>
<tr>
<td>Cap. load (pF)</td>
<td>1 pF</td>
<td>2 × 15 pF</td>
<td>2 × 7.5 pF</td>
<td>200 pF</td>
<td>15 pF</td>
</tr>
<tr>
<td>FOM</td>
<td>254.13</td>
<td>9828.5</td>
<td>78.6</td>
<td>90.83</td>
<td>21.92</td>
</tr>
</tbody>
</table>

where BD and GD represent bulk driven and gate driven topologies, respectively. S and D represent the single ended and fully differential structures, FOM represents figure of merit and VDD represents the supply voltage.

From Table 4, it can be seen that a high CMRR, low power, greater PM and low THD were achieved and were found to be favorable, compared to the results available in the literature. Due to the differential nature of the structure, even harmonics were suppressed and the odd harmonics were reduced by using cross coupled differential pairs, which helps in achieving a low THD below 55 dB. The technology used was 150 nm which is a reduced size compared to others in the literature. The circuit works well up to a supply voltage of 0.6 V, which can further reduce the power up to 44.2 nW, but the output swing will be reduced for such low voltages; therefore, the supply voltage was kept at 0.8 V. To compare the proposed work with state of the art technologies, a figure of merit (FOM) was adopted, which can be calculated by

\[
FOM = \frac{(\text{DC gain (dB)})(\text{Gain bandwidth (KHz)})(\text{Slew rate (V/ms)})}{\text{Power dissipation (nW)}}
\]  

(28)

The designed OTA circuit can be used in different applications, such as amplifiers, filters, oscillators, data converters, etc. In terms of portable biomedical applications, it can be used in ECGs, EEGs, EMGs, neural recording networks, etc., as its power consumption is low which makes it suitable for portable devices.

6. Conclusions

This paper presented the design of a fully differential, bulk driven OTA. The OTA comprised a source degeneration MOS with a cross coupled differential pair to improve linearity. The bulk driven technique was used to improve linearity and to reduce the supply voltage which removes the threshold voltage from the signal path. Source degeneration and cross coupled techniques reduced the transconductance which is favorable for our circuit because low transconductance is required for low frequency applications. The transconductance obtained was 23 nA/V. A low voltage and low power were obtained by operating the transistors in the subthreshold region, which is one of the best options to make the circuit power efficient. The gain, GBW, PM and GM values obtained were 48.4 dB, 3.1 KHz, 80° and 19.01 dB, respectively. Different corner simulations were performed to check the robustness of the circuit. Temperature effects were also observed on the ac response. The CMRR, PSRR and slew rate+/− values were 146.3 dB, 83 dB and 99.56/100 V/ms, respectively. The circuit utilizes self-cascode composite transistors to enhance the output resistance and thus the gain, from 32 dB to 48 dB; the self cascode MOS does not require any biasing circuitry and provides a Vth drop that is less than that of a conventional MOS. The power of the circuit was also reduced by up to 59.04 nW with a supply voltage of 0.8 V. The THD obtained was −58.56 dB for an input signal of 200 mVpp at a frequency of 100 Hz. FOM was also calculated to compare the proposed work with state of the art technology, and FOM was calculated as 254.13. The circuit was simulated in CADENCE virtuoso environment using 150 nm LFoundry CMOS process. The obtained results prove that the circuit is suitable for low voltage, low power and low frequency applications.
Author Contributions: Saleha Bano contributed to the idea, design and implementation of the simulation steps. Ghous Bakhsh Narejo and Syed Muhammad Usman Ali Shah contributed in drafting and reviewing the final form.

Conflicts of Interest: The authors declare no conflict of interest.

Appendix A

To clearly understand the terms used in this paper a tabulated form of acronyms are included which is shown in Table A1.

Table A1. Acronyms.

<table>
<thead>
<tr>
<th>Acronyms</th>
<th>Definition</th>
</tr>
</thead>
<tbody>
<tr>
<td>OTA</td>
<td>Operational transconductance amplifier</td>
</tr>
<tr>
<td>THD</td>
<td>Total harmonic distortion</td>
</tr>
<tr>
<td>FOM</td>
<td>Figure of merit</td>
</tr>
<tr>
<td>BD</td>
<td>Bulk driven</td>
</tr>
<tr>
<td>GD</td>
<td>Gate driven</td>
</tr>
<tr>
<td>GBW</td>
<td>Gain bandwidth</td>
</tr>
<tr>
<td>GM</td>
<td>Gain margin</td>
</tr>
<tr>
<td>PM</td>
<td>Phase margin</td>
</tr>
<tr>
<td>SR</td>
<td>Slew rate</td>
</tr>
<tr>
<td>CMRR</td>
<td>Common mode rejection ratio</td>
</tr>
<tr>
<td>PSRR</td>
<td>Power supply rejection ratio</td>
</tr>
<tr>
<td>SNR</td>
<td>Signal to noise ratio</td>
</tr>
<tr>
<td>LV</td>
<td>Low voltage</td>
</tr>
<tr>
<td>LP</td>
<td>Low power</td>
</tr>
</tbody>
</table>

References


28. Abbasalizadeh, S.; Sheikhaei, S.; Forouzandeh, B. A 0.9 V supply OTA in 0.18 um CMOS technology and its application in realizing a tunable low-pass Gm-C filter for wireless sensor networks. *Circuits Syst.* 2013, 4, 34–43. [CrossRef]


32. Soares, C.F.T.; de Maoraes, G.S.; Pertaglia, A. Low transconductance OTA with improved linearity suitable for low frequency Gm-C filters. *Microelectronics* 2014, 45, 1499–1507. [CrossRef]


36. Akbari, M.; Hashemipour, O. A 0.6 V, 0.4uW bulk driven operational amplifier with rail to rail input/output swing. *Analog Integr. Circuits Signal Process.* 2016, 86, 341–351. [CrossRef]